CODE No.:16BT30403 SVEC-16

## SREE VIDYANIKETHAN ENGINEERING COLLEGE

(An Autonomous Institution, Affiliated to JNTUA, Ananthapuramu)

## II B.Tech I Semester (SVEC-16) Regular/Supplementary Examinations November - 2018 SWITCHING THEORY AND LOGIC DESIGN

[ Electronics and Communication Engineering, Electronics and Instrumentation Engineering ]

Time: 3 hours Max. Marks: 70 **Answer One Question from each Unit** All questions carry equal marks UNIT-I 1 Reduce the following Boolean expression. CO<sub>5</sub> 8 Marks a) i)  $F = YZ + \overline{X}\overline{Y}Z + XY\overline{Z}$ ii)  $F = (X + Z)(W + X)(\bar{Y} + Z)(W + \bar{Y})$ Convert the given expression in the standard SOP form. b) CO4 6 Marks i)  $F(X,Y,Z) = \overline{X}(\overline{Y} + Z) + \overline{Z}$ ii)  $F(X,Y,Z) = (X + \overline{Y})(X + Z)$ (OR) 2 Deduce X from the following. CO<sub>1</sub> 8 Marks a) i)  $(BA0.C)_{16} = (X)_8$ . ii)  $(10101100)_2 = (X)_{16}$ . iii)  $(FFE.C)_{16}=(X)_2$ . iv)  $(7562)_8 = (X)_2$ . The hamming code 101101101 is received. Correct it if any errors. There b) CO<sub>2</sub> 6 Marks are four parity bits and odd parity is used. UNIT-II) 3 Simplify the following using K-map method. CO4 9 Marks a)  $F(A, B, C, D, E) = \Sigma(0, 2, 4, 6, 9, 11, 13, 15, 17, 21, 25, 27, 31).$ Implement the following function with NAND gates. CO<sub>3</sub> 5 Marks b)  $F(x,y) = \Sigma (1, 2).$ (OR) 4 a) Simplify the following using Tabular method. CO4 9 Marks  $F(A, B, C, D, E) = \Sigma(0, 2, 4, 6, 9, 11, 14, 22, 25, 28, 31).$ Implement the following function with NAND gates. b) CO<sub>3</sub> 5 Marks  $F(x, y, z) = \Sigma(0, 6).$ UNIT-III) 5 Implement the following Boolean function with a multiplexer. a) CO4 8 Marks i)  $F(A, B, C, D) = \sum (1, 2, 5, 8, 6, 10, 12, 14)$ . ii)  $F(A, B, C, D) = \sum (1, 2, 5, 6, 12)$ . Design and implement Full adder with two half adders and OR gate. CO<sub>3</sub> 6 Marks b) (OR) Define Multiplexer and Implement a 32x1 MUX by Using 4x1 6 a) CO4 7 Marks Multiplexers. Design Binary to Gray converter. CO<sub>6</sub> b) 7 Marks UNIT-IV Design a JK flip flop using AND gates and NOR gates. Explain the 7 CO<sub>5</sub> 7 Marks operation of the JK flip flop with the help of characteristic table and characteristic equation. Explain the Race around condition and also explain how to eliminate it. Explain the operation of 5-stage twisted ring counter with circuit CO5 b) 7 Marks

diagram, state transition diagram and state table.

- 8 a) Give the transition table for SR, JK, D and T flip flops. Convert an SR CO2 7 Marks flip flop into D flip flop.
  - b) Draw the logic diagram of a SR latch using NOR gates. Explain its CO2 7 Marks Operation using excitation table.

## UNIT-V

- 9 a) Design a BCD to excess-3 code converter and implement using suitable CO3 7 Marks PLA.
  - b) Reduce the number of states in the state table and tabulate the reduced CO4 7 Marks state table and give proper assignment.

| PS | NS,Z |      |
|----|------|------|
|    | X=0  | X=1  |
| Α  | F, 0 | B, 0 |
| В  | D, 0 | C, 0 |
| С  | F, 0 | E, 0 |
| D  | G, 1 | A, 0 |
| Е  | D, 0 | C, 0 |
| F  | F, 1 | B, 1 |
| G  | G, 0 | H, 0 |
| Н  | G, 1 | A, 0 |

(OR)

- 10 a) Design a combinational circuit using ROM. The circuit accepts 3-bit CO3 7 Marks binary number and generates its equivalent excess-3 code.
  - b) Implement the following functions using a PROM. CO3 7 Marks  $G(W,X,Y,Z) = \sum (0, 1, 2, 3, 4, 5, 7, 8, 10, 11, 12, 13, 14, 15)$ .

